|
|
||
|
|
Start of topic | Skip to actions
Task: Verilog ParserGoalTo build a parser for Verilog. This will allow us to import standard commerical and open source circuit descriptions into PreVIEW, as well as allow us to build simulators and analysis tools for Verilog. It will also allow us to explore extensions to Verilog.Proposed Work Plan
Parts 1, 2, and 3 constitute the basic components for representing, reading and writing Verilog programs. Parts 4 and 5 constitute the integration of the parser into PreVIEW. ToolsThe programming language that will be used is OCaml. OCamlLex and OCamlYacc should be used to generate the parser.Background material, references, and resources
Topic Actions: Edit | Attach | Printable | Raw View | Backlinks: Web, All Webs | History: r3 < r2 < r1 | More topic actions
Webs: Main | TWiki | Africa | EmbeddedSystems | Gpce | Houston | International | K12 | MetaOCaml | MulticoreOCR | ProgrammingLanguages | RAP | RIDL | Sandbox | SpeechClub | Teaching | Texbot | WG211 Web Actions: |
|
This work is licensed under a Creative Commons Attribution 2.5 License. Please follow our citation guidelines.